

**CS 223** 

Digital Design

Section 5 Lab 5

Ömer Oktay Gültekin

21901413

29/11/2021

#### STATE TRANSITION DIAGRAM



#### **STATE ENCODING**

| STATE      | ENCODING S <sub>2:0</sub> |  |  |
|------------|---------------------------|--|--|
| S0         | 000                       |  |  |
| <b>S</b> 1 | 001                       |  |  |
| S2         | 010                       |  |  |
| <b>S</b> 3 | 011                       |  |  |
| S4         | 100                       |  |  |
| <b>S</b> 5 | 101                       |  |  |
| S6         | 110                       |  |  |
| <b>S</b> 7 | 111                       |  |  |

### **STATE TRANSITION TABLE**

| <b>CURRENT STATE</b> | INPU | ITS | <b>NEXT STATE</b> |
|----------------------|------|-----|-------------------|
| S                    | SA   | SB  | S'                |
| S0                   | 0    | Χ   | S1                |
| S0                   | 1    | Χ   | S0                |
| <b>S1</b>            | Х    | X   | S2                |
| S2                   | Х    | X   | <b>S</b> 3        |
| <b>S</b> 3           | Х    | X   | <b>S4</b>         |
| <b>S</b> 4           | Х    | 0   | <b>S</b> 5        |
| <b>S4</b>            | Х    | 1   | <b>S4</b>         |
| <b>S</b> 5           | Х    | X   | <b>S</b> 6        |
| <b>S</b> 6           | X    | Χ   | <b>S</b> 7        |
| <b>S7</b>            | X    | Χ   | S0                |

## **OUTPUT ENCODING**

| OUTPUT | ENCODING L <sub>1:0</sub> |  |  |
|--------|---------------------------|--|--|
| Green  | 10                        |  |  |
| Yellow | 01                        |  |  |
| Red    | 11                        |  |  |

#### STATE TRANSITION TABLE WITH BINARY ENCODINGS

| <b>CURRENT STATE</b> |    | INPUTS |    | <b>NEXT STATE</b> |     |     |     |
|----------------------|----|--------|----|-------------------|-----|-----|-----|
| S2                   | S1 | S0     | SA | SB                | S2' | S1' | S0' |
| 0                    | 0  | 0      | 0  | Χ                 | 0   | 0   | 1   |
| 0                    | 0  | 0      | 1  | Χ                 | 0   | 0   | 0   |
| 0                    | 0  | 1      | X  | X                 | 0   | 1   | 0   |
| 0                    | 1  | 0      | Х  | Х                 | 0   | 1   | 1   |
| 0                    | 1  | 1      | X  | Х                 | 1   | 0   | 0   |
| 1                    | 0  | 0      | Х  | 0                 | 1   | 0   | 1   |
| 1                    | 0  | 0      | Х  | 1                 | 1   | 0   | 0   |
| 1                    | 0  | 1      | Х  | Χ                 | 1   | 1   | 0   |
| 1                    | 1  | 0      | Х  | Χ                 | 1   | 1   | 1   |
| 1                    | 1  | 1      | Х  | X                 | 0   | 0   | 0   |

#### **OUTPUT TABLE**

| <b>CURRENT STATE</b> |    |    | OUTPUTS |     |     |     |
|----------------------|----|----|---------|-----|-----|-----|
| S2                   | S1 | S0 | LA1     | LAO | LB1 | LB0 |
| 0                    | 0  | 0  | 1       | 0   | 1   | 1   |
| 0                    | 0  | 1  | 0       | 1   | 1   | 1   |
| 0                    | 1  | 0  | 1       | 1   | 1   | 1   |
| 0                    | 1  | 1  | 1       | 1   | 0   | 1   |
| 1                    | 0  | 0  | 1       | 1   | 1   | 0   |
| 1                    | 0  | 1  | 1       | 1   | 0   | 1   |
| 1                    | 1  | 0  | 1       | 1   | 1   | 1   |
| 1                    | 1  | 1  | 0       | 1   | 1   | 1   |

#### **NEXT STATE AND OUTPUT BINARY EQUATIONS**

$$S0' = \overline{S2} \cdot \overline{S1} \cdot \overline{S0} \cdot \overline{SA} + S1 \cdot \overline{S0} + S2 \cdot \overline{S1} \cdot \overline{S0} \cdot \overline{SB}$$

$$S2' = \overline{S2} . S1 . S0 + S2 . \overline{S1} + S2 . (S1 + S0)$$

$$LA0 = S0 + S1 + S2$$

$$LA1 = \overline{S0} + (S1 + S2)$$

$$LB0 = S0 + S1 + \overline{S2}$$

$$LB1 = \overline{S0} + \overline{(S1 + S2)}$$

## FINITE STATE MACHINE SCHEMATIC



### Part B

3 Flip-Flops is needed to implement this problem.

## Part C



# SystemVerilog Design Code

```
`timescale 1ns / 1ps
module clockdivider ( input logic clk,
                   output logic clk div);
    // this module is for FPGA's that has 100 Mhz clock speed
    logic [31:0] cnt;
    always@(posedge clk)
       if(cnt == 149999999) // 1.5 s is past for 100Mhz clock
           cnt <= 32'b0;
       else
           cnt <= cnt + 1;
    end
    always@(posedge clk)
      if(cnt == 149999999) // at every 1.5 s the new clock will change the edge
           clk_div <= ~clk_div;
           clk div <= clk div;
    end
endmodule
`timescale 1ns / 1ps
module trafficlightsFSM(
         input logic clk,
         input logic reset,
        input logic SA,
         input logic SB,
        output logic [2:0] LA,
        output logic [2:0] LB
    );
    typedef enum logic [2:0] {S0,S1, S2, S3, S4, S5, S6, S7} statetype;
    statetype state, nextstate;
    logic clk div;
   // if simulation will be used comment the next line and uncomment the
    // next one, otherwise use clockdivider module to create new clk
    //clockdivider clk divider(clk, clk div);
    assign clk div = clk;
    //state register
    always ff@(posedge clk div)
         if(reset) state <= S0;
                  state <= nextstate;
        else
```

```
//next state logic
    always_comb
       case (state)
            S0: if(SA) nextstate <= S0;
              else nextstate <= S1;
            S1: nextstate <= S2;
            S2: nextstate <= S3;
            S3: nextstate <= S4;
            S4: if(SB) nextstate <= S4;
               else nextstate <= S5;
            S5: nextstate <= S6;
            S6: nextstate <= S7;
            S7: nextstate <= S0;
       endcase
    //output logic
    always_comb
       case (state)
           S0: begin
               LA <= 3'b110;
               LB <= 3'b111;
            end
            S1: begin
               LA <= 3'b100;
               LB <= 3'b111;
            end
            S2: begin
               LA <= 3'b111;
                LB <= 3'b111;
            end
            S3: begin
                LA <= 3'b111;
               LB <= 3'b100;
            end
            S4: begin
               LA <= 3'b111;
                LB <= 3'b110;
            end
            S5: begin
               LA <= 3'b111;
                LB <= 3'b100;
            end
            S6: begin
                LA = 3'b111;
               LB = 3'b111;
            end
            S7: begin
               LA = 3'b100;
                LB = 3'b111;
            end
        endcase
endmodule
```

# SystemVerilog TestBench

```
`timescale 1ns / 1ps
module trafficlights_testbench();
    logic clk, reset, SA, SB;
    logic [2:0] LA;
    logic [2:0] LB;
    trafficlightsFSM t1FSM(clk, reset, SA, SB, LA, LB);
    initial begin
        clk \le 0;
        reset = 1; SA = 1; SB = 1; #4; // 4 nanosecond is period of the clock
        reset = 0; #4;
        // do the following 4 times to see the outputs of the input independent
        // state transitions with every input combinations and prove that
       // the transitions are really input independent
        for(int i = 0; i < 4; i++)begin
            SB = 0; #4;
            SB = 1; SA = 0; #4;
            {SA, SB} = i; #8;
            SB = 1; #4;
            SA = ~SA; #4;
            SB = 0; #4;
            {SA, SB} = i; #8;
            SA = 1; SB = 1; #4;
        end
         //do everything again with reset active too
         reset = 1; #4;
         for (int i = 0; i < 4; i++) begin
             SB = 0; #4;
             SB = 1; SA = 0; #4;
             {SA, SB} = i; #8;
             SB = 1; #4;
             SA = \sim SA; #4;
             SB = 0; #4;
             {SA, SB} = i; #8;
             SA = 1; SB = 1; #4;
         end
    end
    //2ns clock
    always #2 clk <= ~clk;
endmodule
```